mirror of
https://github.com/ClusterCockpit/cc-metric-collector.git
synced 2024-11-14 22:17:26 +01:00
46 lines
1.9 KiB
Plaintext
46 lines
1.9 KiB
Plaintext
SHORT Cycle Activities (Stalls)
|
|
|
|
EVENTSET
|
|
FIXC0 INSTR_RETIRED_ANY
|
|
FIXC1 CPU_CLK_UNHALTED_CORE
|
|
FIXC2 CPU_CLK_UNHALTED_REF
|
|
PMC0 CYCLE_ACTIVITY_STALLS_L2_PENDING
|
|
PMC1 CYCLE_ACTIVITY_STALLS_LDM_PENDING
|
|
PMC2 CYCLE_ACTIVITY_STALLS_L1D_PENDING
|
|
PMC3 CYCLE_ACTIVITY_STALLS_TOTAL
|
|
|
|
METRICS
|
|
Runtime (RDTSC) [s] time
|
|
Runtime unhalted [s] FIXC1*inverseClock
|
|
Clock [MHz] 1.E-06*(FIXC1/FIXC2)/inverseClock
|
|
CPI FIXC1/FIXC0
|
|
Total execution stalls PMC3
|
|
Stalls caused by L1D misses [%] (PMC2/PMC3)*100
|
|
Stalls caused by L2 misses [%] (PMC0/PMC3)*100
|
|
Stalls caused by memory loads [%] (PMC1/PMC3)*100
|
|
Execution stall rate [%] (PMC3/FIXC1)*100
|
|
Stalls caused by L1D misses rate [%] (PMC2/FIXC1)*100
|
|
Stalls caused by L2 misses rate [%] (PMC0/FIXC1)*100
|
|
Stalls caused by memory loads rate [%] (PMC1/FIXC1)*100
|
|
|
|
LONG
|
|
Formulas:
|
|
Total execution stalls = CYCLE_ACTIVITY_STALLS_TOTAL
|
|
Stalls caused by L1D misses [%] = (CYCLE_ACTIVITY_STALLS_L1D_PENDING/CYCLE_ACTIVITY_STALLS_TOTAL)*100
|
|
Stalls caused by L2 misses [%] = (CYCLE_ACTIVITY_STALLS_L2_PENDING/CYCLE_ACTIVITY_STALLS_TOTAL)*100
|
|
Stalls caused by memory loads [%] = (CYCLE_ACTIVITY_STALLS_LDM_PENDING/CYCLE_ACTIVITY_STALLS_TOTAL)*100
|
|
Execution stall rate [%] = (CYCLE_ACTIVITY_STALLS_TOTAL/CPU_CLK_UNHALTED_CORE)*100
|
|
Stalls caused by L1D misses rate [%] = (CYCLE_ACTIVITY_STALLS_L1D_PENDING/CPU_CLK_UNHALTED_CORE)*100
|
|
Stalls caused by L2 misses rate [%] = (CYCLE_ACTIVITY_STALLS_L2_PENDING/CPU_CLK_UNHALTED_CORE)*100
|
|
Stalls caused by memory loads rate [%] = (CYCLE_ACTIVITY_STALLS_LDM_PENDING/CPU_CLK_UNHALTED_CORE)*100
|
|
--
|
|
This performance group measures the stalls caused by data traffic in the cache
|
|
hierarchy.
|
|
CYCLE_ACTIVITY_STALLS_TOTAL: Total execution stalls.
|
|
CYCLE_ACTIVITY_STALLS_L1D_PENDING: Execution stalls while L1 cache miss demand
|
|
load is outstanding.
|
|
CYCLE_ACTIVITY_STALLS_L2_PENDING: Execution stalls while L2 cache miss demand
|
|
load is outstanding.
|
|
CYCLE_ACTIVITY_STALLS_LDM_PENDING: Execution stalls while memory subsystem has
|
|
an outstanding load.
|